We are looking for a Senior Digital Design Engineer to design and develop high-performance memory subsystems for modern SoCs. You will work within the Memory Design Team and collaborate closely with other engineers to create efficient and robust memory architectures.
Responsibilities
Define, design, and implement memory controllers and subsystems (DDR, HBM).
Develop and verify RTL (Verilog or VHDL) for memory blocks.
Work with timing constraints and perform block-level testing.
Integrate memory IPs into SoC environments.
Collaborate with cross-functional teams to ensure coherency and high-performance operation.
Required
8+ years of industrial experience in digital design.
Strong knowledge of DDR or HBM memories.
Proven experience designing or integrating memory controllers.
Hands‐on experience with the AXI protocol.
Proficiency in RTL design (Verilog or VHDL).
Experience with timing constraints and basic block‐level testing.
Desired
Master's degree or PhD.
Expert scripting skills (Python, Perl, Bash, TCL).
Version control experience (git, svn).
Knowledge of coherency concepts and protocols.
Experience defining memory maps.
#J-18808-Ljbffr